(2006) Interconnect-Efficient LDPC Code Design. Microelectronics, 2006. ICM '06. International conference, 1.
|
PDF
14136_1.pdf Download (18kB) | Preview |
|
Microsoft Word
14136_2.doc Download (26kB) |
Abstract
In this paper, we present a new, hardware-oriented technique for designing Low Density Parity Check (LDPC) codes. The technique targets to achieve an interconnect-efficient architecture that reduces the area and delay of the decoder implementation while maintaining good error correction performance. With a fully parallel implementation of the LDPC decoder, the proposed design assumes a constraint on the interconnect wire length which has a direct impact on the maximum signal delay and power dissipation. Furthermore, this design approach is shown to lower interconnect routing congestion, and hence reduce the chip area and maximize chip utilization.
Item Type: | Article |
---|---|
Subjects: | Petroleum |
Department: | College of Computing and Mathematics > Computer Engineering |
Depositing User: | Mr. Admin Admin |
Date Deposited: | 24 Jun 2008 13:24 |
Last Modified: | 01 Nov 2019 14:04 |
URI: | http://eprints.kfupm.edu.sa/id/eprint/14136 |