## A Hybrid Test Compression Technique For Efficient Testing Of Systems-On-A-Chip

El-Maleh, A.H.; King Fahd Univ. of Pet. & Miner., Dhahran, Saudi Arabia; Electronics, Circuits and Systems, 2003. ICECS 2003. Proceedings of the 2003 10th IEEE International conference;Publication Date: 14-17 Dec. 2003;Vol: 2,On page(s): 599- 602 Vol.2;ISBN: 0-7803-8163-7

King Fahd University of Petroleum & Minerals

## http://www.kfupm.edu.sa

## Summary

One of the major challenges in testing a System-on-a-Chip (SOC) is dealing with the large test data size. To reduce the volume of test data, several efficient test data compression techniques have been recently proposed. In this paper, we propose hybrid test compression techniques that combine the Geometric-Primitives-Based compression technique with the frequency-directed run-length (FDR) and extended frequency-directed run-length (EFDR) coding techniques. Based on experimental results, we demonstrate the effectiveness of the proposed hybrid compression techniques in increasing the test data compression ratios over those obtained by the Geometric-Primitives-Based compression technique.

For pre-prints please write to:abstracts@kfupm.edu.sa