Parallel Algorithm for Hardware Implementation of Inverse Halftoning

(2005) Parallel Algorithm for Hardware Implementation of Inverse Halftoning. In: IEEE Symposium on Circuits and Systems (ISCAS) 2005, Kobe, Japan.

[img] Microsoft PowerPoint (Presentation delivered at IEEE ISCAS by Dr. Sait M. Sait)
iscaspres.ppt

Download (1MB)
Item Type: Conference or Workshop Item (Lecture)
Subjects: Computer
Department: College of Computing and Mathematics > Computer Engineering
Depositing User: UMAIR FAROOQ SIDDIQI
Date Deposited: 08 Dec 2007 07:47
Last Modified: 01 Nov 2019 13:22
URI: http://eprints.kfupm.edu.sa/id/eprint/63