El-Maleh, A. and Al-Utaibi, K. (2003) An efficient test relaxation technique for synchronous sequential circuits. VLSI Test Symposium, 2003. Proceedings. 21st, 1.
Testing systems-on-a-chip (SOC) involves applying huge amounts of test data, which is stored in the tester memory and then transferred to the circuit under test (CUT) during test application. Therefore, practical techniques, such as test compression and compaction, are required to reduce the amount of test data in order to reduce both the total testing time and the memory requirements for the tester Relaxing test sequences can improve the efficiency of both test compression and test compaction. In addition, the relaxation process can identify self-initializing test sequences for synchronous sequential circuits. In this paper we propose an efficient test relaxation technique for synchronous sequential circuits that maximizes the number of unspecified bits while maintaining the same fault coverage as the original test set.
|Divisions:||College Of Computer Sciences and Engineering > Computer Engineering Dept|
|Creators:||El-Maleh, A. and Al-Utaibi, K.|
|Deposited By:||KFUPM ePrints Admin|
|Deposited On:||24 Jun 2008 16:28|
|Last Modified:||12 Apr 2011 13:14|
Repository Staff Only: item control page